# Semantics & Verification 2016

### Lecture 10

.....Formally

- Timed Automata
  - Networks of Timed Automata
- (Un-) Timed Bisimulation
- Automatic Verification of Timed Automata
  - Regions

# Timed Automata



# Intellingent Light Controller



Transitions:
$$(0, x=0) \xrightarrow{\text{pr?}} (L, x=0) \xrightarrow{\text{5.7}} (L, x=0)$$

$$\frac{\text{pr?}}{\text{102}} (L, x=0)$$

$$\frac{102}{\text{2?}} (L, x=0)$$

### **Clock Valuations**

Let  $C = \{x, y, \ldots\}$  be a finite set of clocks.

### Set $\mathcal{B}(C)$ of clock constraints over C

 $\mathcal{B}(C)$  is defined by the following abstract syntax

$$g, g_1, g_2 ::= x \sim n \mid x - y \sim n \mid g_1 \wedge g_2$$

where  $x, y \in C$  are clocks,  $n \in \mathbb{N}$  and  $\sim \in \{\leq, <, =, >, \geq\}$ .

Example: 
$$\chi \le 4$$
  $\Lambda$   $\gamma > 5$   $\Lambda$   $\chi - \gamma = 3$ 

# Clock Valuation - Operations

#### Clock valuation

Clock valuation v is a function  $v: C \to \mathbb{R}^{\geq 0}$ . V = [x = 3.1, y = 0]

Let v be a clock valuation. Then

ullet v+d is a clock valuation for any  $d\in\mathbb{R}^{\geq 0}$  and it is defined by

$$(v+d)(x) = v(x) + d$$
 for all  $x \in C$   
 $\forall + 2.2 = [x=5.3, y=2.2]$ 

v[r] is a clock valuation for any  $r \subseteq C$  and it is defined by

$$v[r](x)$$
  $\begin{cases} 0 & \text{if } x \in r \\ v(x) & \text{otherwise.} \end{cases}$   $\bigvee \{\{x\}\} = \{x = 0, y = 0\}$ 

### **Clock Valuation** - Evaluation

### Evaluation of clock constraints ( $v \models g$ )

```
v \models x < n iff v(x) < n x = 3.1, y = 0 \implies x \le 4

v \models x \le n iff v(x) \le n

v \models x = n iff v(x) = n x = 3.1, y = 0 \implies y > 3

\vdots

v \models x - y < n iff v(x) - v(y) < n

v \models x - y \le n iff v(x) - v(y) \le n

\vdots

v \models g_1 \land g_2 iff v \models g_1 and v \models g_2
```

# Timed Automata – Syntax

#### Definition

A timed automaton over a set of clocks  $\mathcal{C}$  and a set of labels  $\mathcal{N}$  is a tuple

$$(L, \ell_0, E, I)$$

#### where

- L is a finite set of locations
- $\ell_0 \in L$  is the initial location
- $E \subseteq L \times \mathcal{B}(C) \times N \times 2^C \times L$  is the set of edges
- $I: L \to \mathcal{B}(C)$  assigns invariants to locations.

We usually write  $\ell \xrightarrow{g,a,r} \ell'$  whenever  $(\ell,g,a,r,\ell') \in E$ .

### **Timed Automata - Semantics**

Let  $A = (L, \ell_0, E, I)$  be a timed automaton.

#### Timed transition system generated by A

$$T(A) = (Proc, Act, \{ \stackrel{a}{\longrightarrow} | a \in Act \})$$
 where

- $Proc = L \times (C \to \mathbb{R}^{\geq 0})$ , i.e. states are of the form  $(\ell, v)$  where  $\ell$  is a location and v a valuation
- $Act = N \cup \mathbb{R}^{\geq 0}$

• --- is defined as follows:

$$(\ell, v) \xrightarrow{\partial} (\ell', v') \quad \exists (\ell, g, a, r, \ell').$$

$$\forall \models g \land \forall v' = \forall [r]$$

$$(\ell, v) \xrightarrow{\partial} (\ell', v')$$

$$\ell' = \ell \land \forall v' = \forall d \land \forall \forall f [\ell] \land \forall f [\ell]$$

### **Timed Automata - Semantics**

Let  $A = (L, \ell_0, E, I)$  be a timed automaton.

#### Timed transition system generated by A

$$T(A) = (Proc, Act, \{ \stackrel{a}{\longrightarrow} | a \in Act \})$$
 where

- $Proc = L \times (C \to \mathbb{R}^{\geq 0})$ , i.e. states are of the form  $(\ell, v)$  where  $\ell$  is a location and v a valuation
- $Act = N \cup \mathbb{R}^{\geq 0}$
- is defined as follows:

$$(\ell, v) \xrightarrow{a} (\ell', v')$$
 if there is  $(\ell \xrightarrow{g,a,r} \ell') \in E$  s.t.  $v \models g$  and  $v' = v[r]$ 

$$(\ell, v) \xrightarrow{d} (\ell, v + d)$$
 for all  $d \in \mathbb{R}^{\geq 0}$  s.t.  $v \models I(\ell)$  and  $v + d \models I(\ell)$ 

### **Networks of Timed Automata**

#### Timed Automata in Parallel



#### Intuition in CCS

$$(a.Nil \mid \overline{a}.Nil) \setminus \{a\}$$

Let C be a set of clocks and Chan a set of channels.

We let  $Act = N \cup \mathbb{R}^{\geq 0}$  where

• 
$$N = \{c! \mid c \in Chan\} \cup \{c? \mid c \in Chan\} \cup \{\tau\}.$$

Let  $A_i = (L_i, \ell_0^i, E_i, I_i)$  be timed automata for  $1 \le i \le n$ .

#### Networks of Timed Automata

We call  $A = A_1 | A_2 | \cdots | A_n$  a networks of timed automata.

### Example: Hammer, Worker, Nail







# TLTS Generated by $A = A_1 | ... | A_n$

$$T(A) = (Proc, Act, \{ \xrightarrow{a} | a \in Act \})$$
 where

- $Proc = (L_1 \times L_2 \times \cdots \times L_n) \times (C \to \mathbb{R}^{\geq 0})$ , i.e. states are of the form  $((\ell_1, \ell_2, \dots, \ell_n), v)$  where  $\ell_i$  is a location in  $A_i$
- $Act = \{\tau\} \cup \mathbb{R}^{\geq 0}$
- --- is defined as follows:
- a)  $((\ell_1, \dots, \ell_i, \dots, \ell_n), v) \xrightarrow{\tau} ((\ell_1, \dots, \ell'_i, \dots, \ell_n), v')$  if there is  $(\ell_i \xrightarrow{g,\tau,r} \ell'_i) \in E_i$  s.t.  $v \models g$  and v' = v[r] and  $v' \models I_i(\ell'_i) \land \bigwedge_{k \neq i} I_k(\ell_k)$
- b)  $((\ell_1,\ldots,\ell_n),v) \xrightarrow{d} ((\ell_1,\ldots,\ell_n),v+d)$  for all  $d \in \mathbb{R}^{\geq 0}$  s.t.  $v \models \bigwedge_k I_k(\ell_k)$  and  $v+d \models \bigwedge_k I_k(\ell_k)$

# TLTS Generated by $A = A_1 | ... | A_n$

$$T(A) = (Proc, Act, \{ \xrightarrow{a} | a \in Act \})$$
 where

- $Proc = (L_1 \times L_2 \times \cdots \times L_n) \times (C \to \mathbb{R}^{\geq 0})$ , i.e. states are of the form  $((\ell_1, \ell_2, \dots, \ell_n), v)$  where  $\ell_i$  is a location in  $A_i$
- $Act = \{\tau\} \cup \mathbb{R}^{\geq 0}$
- --- is defined as follows:
- c)  $((\ell_1, \dots, \ell_i, \dots, \ell_j, \dots, \ell_n), v) \xrightarrow{\tau} ((\ell_1, \dots, \ell'_i, \dots, \ell'_j, \dots, \ell_n), v')$ if  $i \neq j$  and there are  $(\ell_i \stackrel{g_i, a!, r_i}{\longrightarrow} \ell'_i) \in E_i$  and  $(\ell_j \stackrel{g_j, a?, r_j}{\longrightarrow} \ell'_j) \in E_j$  s.t.  $v \models g_i \land g_j$  and  $v' = v[r_i \cup r_j]$  and  $v' \models I_i(\ell'_i) \land I_j(\ell'_j) \land \bigwedge_{k \neq i, j} I_k(\ell_k)$

### **UPPAAL** Demo



# (Un)Timed Bisimulation

### **Equivalences?**



```
egin{aligned} \mathbf{M} &=_{def} \ coin? \ (cof! \ \mathbf{M} + \tau. \ \mathbf{M}) \ \mathbf{R} &=_{def} \ pub! \ coin! \ cof? \ \mathbf{R} \ \mathbf{Sys} &= ( \ \mathbf{M} \ | \ \mathbf{R} \ ) \{pub, coin\} \end{aligned}
```

$$Spec =_{def} pub! \tau. (\tau. Spec + \tau. O)$$
  
 $Sys \sim Spec$ 

$$M =_{def} coin?(\epsilon(5).cof!M + \epsilon(30).\tau.M)$$
  
 $R =_{def} pub!coin!\epsilon(7).cof?R$   
 $Sys = (M \mid R)\{pub,coin\}$ 

$$Spec =_{def} pub! \tau. \epsilon(7). \tau. Spec$$
  
 $Sys \sim Spec$ 

 $WSpec =_{def} pub! \epsilon(7). WSpec$  $Sys \approx WSpec$ 

### **Bisimulation**

**Definition** A binary relation  $\mathcal{R}$  over the set of states of an LTS is a *bisimulation* iff whenever  $s_1\mathcal{R}s_2$  and  $\alpha \in Act$  then

i. If 
$$s_1 \stackrel{\alpha}{\to} s_1'$$
 then  $s_2 \stackrel{\alpha}{\to} s_2'$  with  $s_1' \mathcal{R} s_2'$ 

ii. If 
$$s_2 \stackrel{\alpha}{\to} s_2'$$
 then  $s_1 \stackrel{\alpha}{\to} s_1'$  with  $s_1' \mathcal{R} s_2'$ 

We write  $s_1 \sim s_2$  iff there is a  $\mathcal{R}$  such that  $s_1 \mathcal{R} s_2$ 

bisimulation

### **Timed** Bisimulation

**Definition** A binary relation  $\mathcal{R}$  over the set of states of an TLTS is a *timed bisimulation* iff whenever  $s_1\mathcal{R}s_2$  and  $\alpha \in Act$  and  $d \in \mathbb{R}$  then

i. If 
$$s_1 \stackrel{\alpha}{\to} s_1'$$
 then  $s_2 \stackrel{\alpha}{\to} s_2'$  with  $s_1' \mathcal{R} s_2'$ 

ii. If 
$$s_1 \stackrel{d}{\rightarrow} s_1'$$
 then  $s_2 \stackrel{d}{\rightarrow} s_2'$  with  $s_1' \mathcal{R} s_2'$ 

iii. If 
$$s_2 \stackrel{\alpha}{\to} s_2'$$
 then  $s_1 \stackrel{\alpha}{\to} s_1'$  with  $s_1' \mathcal{R} s_2'$ 

iv. If 
$$s_2 \stackrel{d}{\rightarrow} s_2'$$
 then  $s_1 \stackrel{d}{\rightarrow} s_1'$  with  $s_1' \mathcal{R} s_2'$ 

We write  $s_1 \sim s_2$  iff there is a timed bisimulation  $\mathcal{R}$  such that  $s_1 \mathcal{R} s_2$ 













### **Untimed Bisimulation**

**Definition** A binary relation  $\mathcal{R}$  over the set of states of an TLTS is an *untimed bisimulation* iff whenever  $s_1\mathcal{R}s_2$  and  $\alpha \in Act$  and  $d \in \mathbb{R}$  then

- i. If  $s_1 \stackrel{\alpha}{\to} s_1'$  then  $s_2 \stackrel{\alpha}{\to} s_2'$  with  $s_1' \mathcal{R} s_2'$
- ii. If  $s_1 \stackrel{d}{\to} s_1'$  then  $s_2 \stackrel{d'}{\to} s_2'$  with  $s_1' \mathcal{R} s_2'$  for some  $d' \in \mathbb{R}$
- iii. If  $s_2 \xrightarrow{\alpha} s_2'$  then  $s_1 \xrightarrow{\alpha} s_1'$  with  $s_1' \mathcal{R} s_2'$
- iv. If  $s_2 \stackrel{d}{\to} s_2'$  then  $s_1 \stackrel{d'}{\to} s_1'$  with  $s_1' \mathcal{R} s_2'$  for some  $d' \in \mathbb{R}$

We write  $s_1 \sim_u s_2$  iff there is an untimed bisimulation  $\mathcal{R}$  such that  $s_1 \mathcal{R} s_2$ 

**Corollary** 

$$s_1 \sim s_2$$
 implies  $s_1 \sim_u s_2$ 

# Example 2 - revised

# Example 2 - revised





### Decidability of (un)timed bisimulation

### Theorem [Cerans'92]

Timed bisimilarity for timed automata is decidable in EXPTIME (deterministic exponential time).

#### Theorem [Larsen, Wang'93]

Untimed bisimilarity for timed automata is decidable in EXPTIME (deterministic exponential time).

### Weak Timed Bisimulation

#### Weak Transition Relation

We introduce the following derived transition relations:

- $s \stackrel{a}{\Longrightarrow} s'$  iff  $s \stackrel{\tau}{\longrightarrow}^* \stackrel{a}{\longrightarrow} \stackrel{\tau}{\longrightarrow}^* s'$  when a is a discrete action.
- $s \stackrel{d}{\Longrightarrow} s'$  iff  $s \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} \stackrel{d_1}{\longrightarrow} \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} \cdots \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} \stackrel{d_n}{\longrightarrow} \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} s'$  with  $d = d_1 + d_2 + \cdots + d_n$ .

#### Weak Timed Bisimilarity

Let  $A_1$  and  $A_2$  be two timed automata. We say that  $A_1$  and  $A_2$  are weakly timed bisimilar iff the transition systems  $T(A_1)$  and  $T(A_2)$  generated by  $A_1$  and  $A_2$  using weak transitions  $\stackrel{a}{\Longrightarrow}$  and  $\stackrel{d}{\Longrightarrow}$  are strongly bisimilar.



Semantics & Verification 2016 Lecture 10 [27]

### Timed Traces

Let  $A = (L, \ell_0, E, I)$  be a timed automaton over a set of clocks C and a set of labels N.

#### Timed Traces

A sequence  $(t_1, a_1)(t_2, a_2)(t_3, a_3)...$  where  $t_i \in \mathbb{R}^{\geq 0}$  and  $a_i \in N$  is called a timed trace of A iff there is a transition sequence

$$(\ell_0, \nu_0) \xrightarrow{d_1} . \xrightarrow{a_1} . \xrightarrow{d_2} . \xrightarrow{a_2} . \xrightarrow{d_3} . \xrightarrow{a_3} . \dots$$

in A such that  $v_0(x) = 0$  for all  $x \in C$  and

$$t_i = t_{i-1} + d_i$$
 where  $t_0 = 0$ .

Intuition:  $t_i$  is the absolute time (time-stamp) when  $a_i$  happened since the start of the automaton A.

### Timed & Untimed Trace Equivalence

The set of all timed traces of an automaton A is denoted by L(A) and called the timed language of A.

### Theorem [Alur, Courcoubetis, Dill, Henzinger'94]

Timed language equivalence (the problem whether  $L(A_1) = L(A_2)$  for given timed automata  $A_1$  and  $A_2$ ) is undecidable.

We say that  $a_1a_2a_3...$  is an untimed trace of A iff there exist  $t_1, t_2, t_3, ... \in \mathbb{R}^{\geq 0}$  such that  $(t_1, a_1)(t_2, a_2)(t_3, a_3)...$  is a timed trace of A.

### Theorem [Alur, Dill'94]

Untimed language equivalence for timed automata is decidable.

# Automatic Verification of Timed Automata

**Region Graphs** 

### **Automatic Verification of TA**

#### Fact

Even very simple timed automata generate timed transition systems with infinitely (even uncountably) many reachable states.

#### Question

Is any automatic verification approach (like bisimilarity checking, model checking or reachability analysis) possible at all?

#### Answer

Yes, using region graph techniques.

Key idea: infinitely many clock valuations can be categorized into finitely many equivalence classes.

### Intuition

Let  $v, v': C \to \mathbb{R}^{\geq 0}$  be clock valuations.

Let  $\sim$  denote untimed bisimilarity of timed transition systems.

#### Our Aim

Define an equivalence relation  $\equiv$  over clock valuations such that

- $v \equiv v'$  implies  $(\ell, v) \sim (\ell, v')$  for any location  $\ell$

# Untimed Bisimulation Partitioning





Semantics & Verification 2016

# Untimed Bisimulation Partitioning



### **Preliminaries**

Let  $d \in \mathbb{R}^{\geq 0}$ . Then

- let  $\lfloor d \rfloor$  be the integer part of d, and
- let frac(d) be the fractional part of d.

Any  $d \in \mathbb{R}^{\geq 0}$  can be now written as  $d = \lfloor d \rfloor + frac(d)$ .

Example:  $\lfloor 2.345 \rfloor = 2$  and frac(2.345) = 0.345.

Let A be a timed automaton and  $x \in C$  be a clock. We define

$$c_{x} \in \mathbb{N}$$

as the largest constant with which the clock x is ever compared either in the guards or in the invariants present in A.

# Clock (Region) Equivalence

#### Equivalence Relation on Clock Valuations

Clock valuations v and v' are equivalent ( $v \equiv v'$ ) iff

① for all  $x \in C$  such that  $v(x) \le c_x$  or  $v'(x) \le c_x$  we have

$$\lfloor v(x) \rfloor = \lfloor v'(x) \rfloor$$

② for all  $x \in C$  such that  $v(x) \le c_x$  we have

$$frac(v(x)) = 0$$
 iff  $frac(v'(x)) = 0$ 

 $\bullet$  for all  $x, y \in C$  such that  $v(x) \leq c_x$  and  $v(y) \leq c_y$  we have

$$frac(v(x)) \le frac(v(y))$$
 iff  $frac(v'(x)) \le frac(v'(y))$ 

### Clock (Region) Equivalence



#### Equivalence Relation on Clock Valuations

Clock valuations v and v' are equivalent ( $v \equiv v'$ ) iff

• for all  $x \in C$  such that  $v(x) \le c_x$  or  $v'(x) \le c_x$  we have

$$\lfloor v(x) \rfloor = \lfloor v'(x) \rfloor$$

② for all  $x \in C$  such that  $v(x) \le c_x$  we have

$$frac(v(x)) = 0$$
 iff  $frac(v'(x)) = 0$ 

**3** for all  $x, y \in C$  such that  $v(x) \leq c_x$  and  $v(y) \leq c_y$  we have

$$frac(v(x)) \le frac(v(y))$$
 iff  $frac(v'(x)) \le frac(v'(y))$ 

An equivalence class (i.e. a *region*) in fact there is only a *finite* number of regions!!

### Regions

Let v be a clock valuation. The  $\equiv$ -equivalence class represented by v is denoted by v and defined by  $v = \{v' \mid v' \equiv v\}$ .

#### Definition of a Region

An  $\equiv$ -equivalence class [v] represented by some clock valuation v is called a region.

#### Theorem

For every location  $\ell$  and any two valuations v and v' from the same region ( $v \equiv v'$ ) it holds that

$$(\ell, v) \sim (\ell, v')$$

where  $\sim$  stands for untimed bisimilarity.

# Symbolic States & Regions Graph

state 
$$(\ell, v) \rightsquigarrow \text{symbolic state } (\ell, [v])$$

Note:  $v \equiv v'$  implies that  $(\ell, [v]) = (\ell, [v'])$ .

#### Region Graph

Region graph of a timed automaton A is an unlabelled (and untimed) transition system where

- states are symbolic states
- between symbolic states is defined as follows:

$$(\ell, [v]) \Longrightarrow (\ell', [v'])$$
 iff  $(\ell, v) \xrightarrow{a} (\ell', v')$  for some label  $a$   
 $(\ell, [v]) \Longrightarrow (\ell, [v'])$  iff  $(\ell, v) \xrightarrow{d} (\ell, v')$  for some  $d \in \mathbb{R}^{\geq 0}$ 

#### Fact

A region graph of any timed automaton is finite.

# An Example Region Graph





# An Example Region Graph





Semantics & Verification 2016 Lecture 10 [41]

# Application of Region Graph

#### Proc

Region graphs provide a natural abstraction which enables to prove decidability of e.g.

- reachability
- timed and untimed bisimilarity
- untimed language equivalence and language emptiness.

### **Application of Region Graph**

#### Proc

Region graphs provide a natural abstraction which enables to prove decidability of e.g.

- reachability
- timed and untimed bisimilarity
- untimed language equivalence and language emptiness.

#### Cons

Region graphs have too large state spaces. State explosion is exponential in

- the number of clocks
- the maximal constants appearing in the guards.

### **Modified Switch**



y-x=3